I
Ian
Hi,
I'm trying to simulate Error Corection Coding (Reed-Solomon)
ip core with Xilinx Spartan FPGA as the target.
Using ISE v8 as the interface.
Xilinx Logicore has provided a Reed-Solomon Encoder.
Going through the datasheet (DS251) page 2:
"The core's synchronous input control signals
(START, ND, BYPASS, CE) are not registered inside thecore.
It is assumed these will be registered external to the core if
required"
What is the difference between a core with REGISTERED Input and
one WITHOUT REGISTERED input?
Does one have the advantage over the other?
Would adding a Delay Flip-flop do?
Thanks.
I'm trying to simulate Error Corection Coding (Reed-Solomon)
ip core with Xilinx Spartan FPGA as the target.
Using ISE v8 as the interface.
Xilinx Logicore has provided a Reed-Solomon Encoder.
Going through the datasheet (DS251) page 2:
"The core's synchronous input control signals
(START, ND, BYPASS, CE) are not registered inside thecore.
It is assumed these will be registered external to the core if
required"
What is the difference between a core with REGISTERED Input and
one WITHOUT REGISTERED input?
Does one have the advantage over the other?
Would adding a Delay Flip-flop do?
Thanks.